## **Habib University**



Dhanani School of Science and Engineering

**Computer Architecture** 

(EE-371 / CS-330)

**Lab Manual** 

## **Table of Contents**

| ABOUT THE LAB MANUAL           | 1 |
|--------------------------------|---|
| ABOUT THE LAB EXERCISES        | 3 |
|                                |   |
| CONVENTIONS                    | 5 |
| LAB 6 -BASIC PROCESSOR MODULES | 7 |
| LAB 6 -BASIC PROCESSOR MODULES | / |
|                                |   |
| Objectives                     |   |
| Objectives                     |   |
| Objectives                     |   |
| Objectives                     |   |

## About the lab manual

This lab manual has been created with the help of practical experiments, several supporting documents and presentations listed in the Bibliography section.

The creation process of this manual is started during the summer 2018 by Dr. Hasan Baig, and this manual is continuously being updated.

For questions, comments, or suggestions, please contact Dr. Hasan Baig at the following email address: <a href="https://hasan.baig@sse.habib.edu.pk">hasan.baig@sse.habib.edu.pk</a>.



### About the lab exercises

These laboratory exercises have been designed to get the students acquainted with the hardware design skills. You will learn how to design hardware using hardware description language (HDL); how to simulate your design; and how to test it on a reconfigurable chip. Once you get familiar with the design flow, you will be required to develop processor peripherals in the following labs. A brief summary of all the lab exercises are given below.

In **Lab 1**, you will be introduced to the programmable logic and the Verilog HDL. Furthermore, you will learn how to design a simple hardware and verify its functional behavior using a professional simulation tool, named *ModelSim*®.

In **Lab 2a**, a hardware synthesis flow is discussed targeting the Xilinx FPGA technology. Furthermore, you will get to run your designed hardware on actual FPGA chip.

In **Lab 2b**, you will learn how to integrate the ready-made module (UART) with your custom design. Also, in this session, you will use desktop-based software, designed specifically for this course, to observe the output of on-chip hardware.

In **Lab 3**, you will be developing some intermediate modules of a processor which will be required in next labs. In particular, you will develop a multiplexer, and a decoder and perform simulation.

In Lab 4, In this lab, you will develop a Register File for a processor, and will simulate its behavior in ModelSim.

In Lab 5, You will develop a RISC arithmetic and logic unit and verify its functionality using simulation.

In **Lab 6**, you will learn how to use BRAM module in FPGA in order to implement the program memory of a processor. We will also implement a datapath for instruction fetch followed by functional verification.

In **Lab 7**, you will develop a single cycle RISC processor for R-type instructions and perform its behavioral simulation.

In Lab 8, you will design and test components for RISC processor that can handle branch instructions.

In Lab 9, you will design and test components for RISC processor that can handle memory reference instructions such as load and store.

In **Lab 10**, you will integrate the previously designed modules to form a single datapath for executing any type of instructions.

In Lab 11, you will design a control unit of RISC processor and then integrate it with the previously developed complete datapath.



## **Conventions**

The following conventions appear in this lab manual.



This icon denotes a "pre-lab exercise", which a student should complete before coming into the respective lab.



This icon denotes a "lab exercise", which a student should complete during the lab hours.



This icon denotes a "post-lab exercise", which a student should complete outside the lab hours.



This icon indicates the expected time (in minutes) to complete the specific exercise.



This icon denotes a tip, which notifies you to advisory information.



This icon denotes an alert, which notifies you to important information.

**Bold** or Italic

The text written in this font is used specifically for the syntax of HDL.

bold

Bold text denotes items that you must select or click or enter the value in the software, such as open file option or running the simulation button or entering the command in the transcript window. The bold text is also used to refer to the specific options in the software tools.

italic

Italic text denotes the name of a folder or a file path.

bold and italic

Bold and italic text denotes the name of a file.



# Lab 6 – Basic Processor Modules

## **Objectives**

In this lab, we will be developing some intermediate modules of a processor which will be required in next labs. In particular, we will develop a multiplexer, an Instruction parser, and an Immediate field extractor.

| Section                                                                                                                                                                                                                       | $\odot$ |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| a) Introduction  A brief overview of the lab exercises and some additional Verilog elements are discussed which will be required to complete this lab.                                                                        | 05      |
| b) Task 1: Multiplexer  In this section, you will develop a Verilog module of 2x1 multiplexer, its testbench and simulate it using ModelSim.                                                                                  | 25      |
| c) Task 2: Instruction Parser  In this section, you will develop a module to parse 32-bit instruction into 6 different output fields.                                                                                         | 25      |
| d) Task 3: Immediate Data Generator  In this section, you will develop a module to obtain the 12-bits <i>immediate</i> data from the 32-bit input for different instruction format and then sign-extend it to 64 bits output. | 60      |





#### a. Introduction

From now on, you will mostly be developing modules and simulating the results at your own. In this lab you are required to develop a multiplexer, an instruction parser, and an immediate data extractor.



To complete this lab, you may need to use *if/else structure*, *case structure*, *concatenation operator* or *assignment* operator in Verilog. If you are already familiar with the syntax, jump directly to section b.

#### i. Case Structure

We already have seen the syntax and usage of if-else structure in Lab01 (D\_FF implementation). The if-else structure can also be nested similar to traditional programming languages. However, the nested if-else-if can become unwieldy if there are too many alternatives. A shortcut to achieve the same result is to use the case statement.

The syntax of Case conditional structure, in Verilog, is shown below. The keywords case, endcase, and default are used in the case statement.

```
case (expression)
    alternative1: statement1;
    alternative2: statement2;
    alternative3: statement3;
...
    default: default_statement;
endcase
```

Each of statement1, statement2, default\_statement can be a single statement or a block of multiple statements. A block of multiple statements must be grouped by keywords begin and end. The expression is compared to the alternatives in the order they are written. For the first alternative that matches, the corresponding statement or block is executed. If none of the alternatives matches, the default statement is executed.



Placing of multiple default statements in one case statement is not allowed.



The default\_statement is optional.





#### b. Task 1: Multiplexer

Develop a 2x1 multiplexer in which the two inputs are a and b, and each of them are 64-bits wide, as shown in the following figure.



Write a testbench to simulate its behavior in ModelSim.

#### c. Task 2: Instruction Parser

Develop a module which takes a 32-bit input, named instruction, and generates different outputs as shown in the following figure.



Assign the specific bits of instruction to the corresponding output field. Write a testbench to simulate its behavior in ModelSim.

#### d. Task 3: Immediate Data Generator

Develop a module which takes the 32-bit input instruction and extracts the 12-bit immediate data field depending on the type of instruction. Then sign-extend these 12-bits to 64-bits output imm\_data, as shown in the following figure.





The immediate generation logic must choose between sign-extending a 12-bit field in instruction bits 31:20 for load instructions, bits 31:25 and 11:7 for store instructions, or bits 31, 7, 30:25, and 11:8 for the conditional branch. Since the input is all 32 bits of the instruction, it can use the opcode bits of the instruction to select the proper field.

RISC-V opcode bit 6 happens to be 0 for <u>data transfer</u> instructions and 1 for <u>conditional branches</u>, and RISC-V opcode bit 5 happens to be 0 for load instructions and 1 for store instructions. Thus, bits 5 and 6 can control a 3:1 multiplexor inside the immediate generation logic that selects the appropriate 12-bit field for load, store, and conditional branch instructions.

Write a testbench for this module and verify its functionality.



## Computer Architecture Lab # 03

| Name: | Student ID.: |  |
|-------|--------------|--|
|       |              |  |

## <u>Lab # 03 Marks Distribution:</u>

| Task # | LR2=30 Design /Simulation | LR5=30<br>Results | <b>LR7 = 30</b> Viva |
|--------|---------------------------|-------------------|----------------------|
| Task 1 | 10 Points                 | 10 Points         | 10 Points            |
| Task 2 | 10 Points                 | 10 Points         | 10 Points            |
| Task 3 | 10 Points                 | 10 Points         | 10 Points            |
| Total  |                           |                   | 90                   |

## **Lab # 02 Marks Obtained:**

| Task # | LR2=30 Design /Simulation | LR5=30<br>Results | <b>LR7 = 30</b> Viva |
|--------|---------------------------|-------------------|----------------------|
| Task 1 |                           |                   |                      |
| Task 2 |                           |                   |                      |
| Task 3 |                           |                   |                      |
| Total  |                           |                   |                      |

## **Lab Evaluation Assessment Rubric**

|     | Lab Evaluation Assessment Rubitc               |                                                                                                                                                                                                        |                                                                                                                                                                                                   |                                                                                                                                                                                                                         |                                                                                                                                                                                                  |  |
|-----|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| #   | Assessment Elements                            | (0 <level 1<="4)&lt;/th"><th>(4&lt; Level 2&lt;=6)</th><th>(6&lt; Level 3&lt;=8)</th><th>(8&lt; Level 4&lt;=10)</th></level>                                                                           | (4< Level 2<=6)                                                                                                                                                                                   | (6< Level 3<=8)                                                                                                                                                                                                         | (8< Level 4<=10)                                                                                                                                                                                 |  |
| LR1 | Neat and Clean Circuit<br>layout               | Components are wired<br>and didn't show neat<br>and clean connections<br>and minimal efforts<br>shown                                                                                                  | Components are wired with untidy connection and didn't show neat and clean connections                                                                                                            | Few but not all<br>Components are wired<br>with neat and clean<br>connections                                                                                                                                           | Complete components<br>are wired with neat and<br>clean tight connections<br>and task completed in<br>due time                                                                                   |  |
| LR2 | Program/code/simulation<br>model/network model | Program/code/simulation<br>model/network model is<br>not well-documented<br>(i.e. with no comments<br>and proper variable<br>names) and not<br>efficiently implemented<br>and minimal efforts<br>shown | Program/code/simulation<br>model/network model<br>(i.e. with some<br>comments but has<br>improper variable names<br>or vice versa) and is<br>implemented by<br>computationally complex<br>routine | Program/code/simulation<br>model/network model is<br>well-documented (i.e.<br>with comments and<br>proper variable names)<br>but not implemented<br>efficiently                                                         | Program/code/simulation<br>model/network model is<br>well-documented (with<br>comments and proper<br>variable names) and<br>task efficiently<br>implemented in due time                          |  |
| LR3 | Troubleshooting                                | Unable to identify the fault/minimal effort shown                                                                                                                                                      | Able to identify the fault but unable to remove it                                                                                                                                                | Able to identify the fault<br>but partially removes it                                                                                                                                                                  | Able to identify the fault<br>and able to make<br>necessary steps and<br>actions to correct it                                                                                                   |  |
| LR4 | Data Collection                                | and significant figures are not included                                                                                                                                                               | Measurements are somewhat inaccurate and very imprecise. Observations are incomplete or recorded in a confusing way. Major errors using symbols, units and significant digits                     | Measurements are mostly accurate. Observations are generally complete. Minor errors using symbols, units and significant digits                                                                                         | Measurements are both accurate and precise. Observations are very thorough. Includes appropriate symbols, units and significant digits and task completed in due time                            |  |
| LR5 | Results & Plots                                | Figures, graphs, tables contain errors or are poorly constructed, have missing titles, captions, units missing or incorrect, etc.                                                                      | Most figures, graphs,<br>tables OK, some still<br>missing some important<br>or required features                                                                                                  | All figures, graphs,<br>tables are correctly<br>drawn, but some have<br>minor problems or could<br>still be improved                                                                                                    | All figures, graphs,<br>tables are correctly<br>drawn and contain<br>titles/captions                                                                                                             |  |
| LR6 | Clean-up                                       | All equipment/PC is not powered off. All items left at station and not cleaned                                                                                                                         | Many equipment/PC is<br>not powered off.<br>Many items left at<br>station                                                                                                                         | Some equipment/PC is<br>not powered off.<br>Some items left at<br>station                                                                                                                                               | All equipment/PC is<br>powered off.<br>Station left neat and<br>clean                                                                                                                            |  |
| LR7 | Viva                                           | Response shows a complete lack of understanding of subjected task                                                                                                                                      | Response shows some understanding of subjected task                                                                                                                                               | Response shows<br>substantial<br>understanding of<br>subjected task                                                                                                                                                     | Response shows<br>complete understanding<br>of subjected task                                                                                                                                    |  |
| LR8 | Contribution                                   | No participation towards the group tasks                                                                                                                                                               | Slight participation<br>towards the group tasks                                                                                                                                                   | Substantial participation towards the group tasks                                                                                                                                                                       | Outstanding participation towards the group tasks                                                                                                                                                |  |
| LR9 | Report                                         | No summary provided.<br>The number/amount of<br>tasks completed below<br>the level of satisfaction<br>and/or submitted late                                                                            | Couldn't provide good<br>summary of in-lab tasks.<br>Some major tasks were<br>completed but not<br>explained well.<br>Submission on time.<br>Some major plots and<br>figures provided             | Good summary of In-lab<br>tasks. All major tasks<br>completed except few<br>minor ones. The work is<br>supported by some<br>decent explanations,<br>Submission on time, All<br>necessary plots, and<br>figures provided | Outstanding Summary of<br>In-Lab tasks. All task<br>completed and explained<br>well, submitted on time,<br>good presentation of<br>plots and figure with<br>proper label, titles and<br>captions |  |